T R A C K       P A P E R
ISSN:2394-3661 | Crossref DOI | SJIF: 5.138 | PIF: 3.854

International Journal of Engineering and Applied Sciences

(An ISO 9001:2008 Certified Online and Print Journal)

A Review paper on the Memory Built-In Self-Repair with Redundancy Logic

( Volume 2 Issue 5,May 2015 ) OPEN ACCESS
Author(s):

Er. Ashwin Tilak, Prof. Dr.Y.P.Singh

Abstract:

The Present review paper expresses the word oriented memory test methodology for Built-In Self-Repair (BISR). To replace the defect words few logics are introduced. These logics are memory BIST logic and Wrapper logic. Whenever a test is carries on, the defected words are pointed out by its address only and these addresses are called failing address. The failing addresses are stored in the fuse box. Using fuse box it avoids the classic redundancy concept, where the RAMS has spare rows and columns. After the detection of faulty address, they are stored in redundancy logic. During test and redundancy configuration, the fuse box is connected to a scan register  by this process  input  and output data can be evaluated.

Paper Statistics:

Total View : 978 | Downloads : 969 | Page No: 31-35 |

Cite this Article:
Click here to get all Styles of Citation using DOI of the article.